#### EE 2000 Logic Circuit Design Semester B 2022/23

#### **Assignment 2**

The solutions must be handwritten (20% deduction if not), scanned and uploaded to CANVAS by 23:59 hours, Mar 9, 2023. Please do not use iPad to write the solution – treat this as practice for your examination and write on paper. Please write your name and student No on the top of each answer sheet.

Your task is to design a driver for an electronic 9-dotted die display as shown in the following Figure. In operation, it has to display (blue dot represents 'on') the decimal numbers 0 to 9, symbols '+', '-', and '=' with the corresponding binary inputs. Other invalid inputs will display 'I'.



Noted that assign the outputs of the 9-dotted die as follows



Q1. Write down the truth table for all outputs. Denote the inputs as A3, A2, A1 and A0 where A3 represents MSB and A0 represents LSB. (16 marks)

|             | А3 | A2 | <b>A1</b> | A0 | Α | В | С | D | E | F | G | Н | ı |
|-------------|----|----|-----------|----|---|---|---|---|---|---|---|---|---|
| '0'         | 0  | 0  | 0         | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| <b>'1'</b>  | 0  | 0  | 0         | 1  | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 |
| '2'         | 0  | 0  | 1         | 0  | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| <b>'3'</b>  | 0  | 0  | 1         | 1  | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 |
| <b>'4'</b>  | 0  | 1  | 0         | 0  | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 |
| <b>'</b> 5' | 0  | 1  | 0         | 1  | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 |
| <b>'6'</b>  | 0  | 1  | 1         | 0  | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 |
| <b>'7'</b>  | 0  | 1  | 1         | 1  | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 |
| <b>'8'</b>  | 1  | 0  | 0         | 0  | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 |
| '9'         | 1  | 0  | 0         | 1  | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| <b>'+'</b>  | 1  | 0  | 1         | 0  | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 |
| '-'         | 1  | 0  | 1         | 1  | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 |
| <b>'='</b>  | 1  | 1  | 0         | 0  | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 |
| ʻI"         | 1  | 1  | 0         | 1  | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 |
| ʻI"         | 1  | 1  | 1         | 0  | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 |
| ʻI"         | 1  | 1  | 1         | 1  | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 |

Q2. Design the decoder circuit for die outputs A, B and C using a 2-input multiplexer where A3 is used as the selection input (Use only 2-input gates and NOT gate). (36 marks)



### **Output A**



**Output B** 



## **Output C**



Q3. Design the decoder circuit for die outputs D, E and F using a 4-input multiplexer where A3 and A2 are used as the selection inputs. (36 marks)



| <b>S1</b> | S0 | Output |  |  |  |
|-----------|----|--------|--|--|--|
| 0         | 0  | ln1    |  |  |  |
| 0         | 1  | In2    |  |  |  |
| 1         | 0  | In3    |  |  |  |
| 1         | 1  | In4    |  |  |  |

## **Output D**



A3A2 = 00 
$$f_0 = 0$$
  
A3A2 = 01  $f_1 = A1$   
A3A2 = 10  $f_2 = 1$   
A3A2 = 11  $f_3 = 0$ 



### **Output E**



A3A2 = 00  $f_0 = A0$ A3A2 = 01  $f_1 = A0$ A3A2 = 10  $f_2 = A0 + A1$ A3A2 = 11  $f_3 = A0 + A1$ 



**Output F** 





Q4. Design the decoder circuit for die outputs G, H, I and d using a 8-input multiplexer where A3, A2 and A1 are used as the selection inputs. (12 marks)



| Output G |          |   |   |  |  |  |  |
|----------|----------|---|---|--|--|--|--|
| А3       | A3 A2 A1 |   |   |  |  |  |  |
| 0        | 0        | 0 | 0 |  |  |  |  |
| 0        | 0        | 1 | 0 |  |  |  |  |
| 0        | 1        | 0 | 1 |  |  |  |  |
| 0        | 1        | 1 | 1 |  |  |  |  |
| 1        | 0        | 0 | 1 |  |  |  |  |
| 1        | 0        | 1 | 0 |  |  |  |  |
| 1        | 1        | 0 | 1 |  |  |  |  |
| 1        | 1        | 1 | 1 |  |  |  |  |



# **Output H**

| А3 | A2 | A1 | F   |  |  |  |
|----|----|----|-----|--|--|--|
| 0  | 0  | 0  | 0   |  |  |  |
| 0  | 0  | 1  | 0   |  |  |  |
| 0  | 1  | 0  | 0   |  |  |  |
| 0  | 1  | 1  | 0   |  |  |  |
| 1  | 0  | 0  | 1   |  |  |  |
| 1  | 0  | 1  | A0' |  |  |  |
| 1  | 1  | 0  | 1   |  |  |  |
| 1  | 1  | 1  | 1   |  |  |  |
|    |    |    |     |  |  |  |



# Output I

| А3 | A2 | A1 | Α0 | F |
|----|----|----|----|---|
| 0  | 0  | 0  | 0  | 0 |
| 0  | 0  | 1  | 0  | 1 |
| 0  | 1  | 0  | 0  | 1 |
| 0  | 1  | 1  | 0  | 1 |
| 1  | 0  | 0  | 0  | 1 |
| 1  | 0  | 1  | 0  | 0 |
| 1  | 1  | 0  | 0  | 1 |
| 1  | 1  | 1  | 0  | 1 |

